DSP Firmware Engineer job opportunity at Marvell Technology, Inc..



DatePosted 7 Days Ago bot
Marvell Technology, Inc. DSP Firmware Engineer
Experience: General
Pattern: full-time
apply Apply Now
Salary:
Status:

Job

Copy Link Report
degreeMBA
loacation Cordoba, Argentina, Argentina
loacation Cordoba, Argen..........Argentina

About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.  At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.  Your Team, Your Impact Marvell coherent DSP devices are critical enablers for efficient transmission over Fiber Optical networks. At Marvell Coherent DSP solutions, we design leading-edge high-performance integrated circuits that are shipped into top major hyper-scale and telecom networks worldwide. You will be part of a highly skilled team involved in the design, simulation, implementation, and validation of DSP ASICs. What You Can Expect Develop RTL for microcontroller subsystems, including integration of existing CPU/microprocessor cores. Design and implement on‑chip buses, memory interfaces, interrupts, peripherals, and communication blocks. Create block‑level specifications and documentation. Collaborate with verification teams to define test plans, debug design issues, and ensure functional correctness. Support synthesis, timing closure, and physical implementation teams by providing constraints, documentation, and timely resolution of design issues. Participate in design reviews and contribute to architecture decisions. Interact with firmware, architecture, and hardware teams to ensure cohesive system integration. What We're Looking For BS or MS in Electronics, Computer Science or Telecommunications Proficiency in RTL design using Verilog and/or SystemVerilog. Solid understanding of digital logic design, synchronous design principles, and hardware state machines. Experience with simulation environments and debugging tools (ModelSim, VCS, Questa, etc.). Ability to work collaboratively with verification, physical design, and firmware teams. Ability to communicate in spoken and written English with teams in other geographical locations. Desirable skills Knowledge of on‑chip bus protocols (e.g., AMBA AXI/AHB/APB or similar). Experience integrating microprocessor cores, memory subsystems, or complex digital IP blocks. Familiarity with ASIC design flows, including synthesis and static timing analysis. Additional Compensation and Benefit Elements With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status. Interview Integrity  To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews. These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process. This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment. #LI-MFBJ

Other Ai Matches

Principal Static Timing Analysis (STA) Engineer – SoC Design Applicants are expected to have a solid experience in handling Job related tasks
Principal Test Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Staff Engineer, Physical Design Applicants are expected to have a solid experience in handling Physical Design related tasks
Principal Hardware Design Engineer - PCB Board Level Circuit Design Simulation Test Applicants are expected to have a solid experience in handling Job related tasks
Memory Layout Principal Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Staff Design, Mixed-Signal Design Applicants are expected to have a solid experience in handling Mixed-Signal Design related tasks
Package Layout Design Intern Applicants are expected to have a solid experience in handling Job related tasks
Principal Marketing Technology Solutions Lead Applicants are expected to have a solid experience in handling Job related tasks
Technical Lead, Design Verification (Sr. Principal Engineer) Applicants are expected to have a solid experience in handling Design Verification (Sr. Principal Engineer) related tasks
Senior Staff Engineer Analog Mixed-Signal Design - Optical Applicants are expected to have a solid experience in handling Job related tasks
Senior Silicon Validation Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal AI Systems Engineer – Analog Design Applicants are expected to have a solid experience in handling Job related tasks
Principal Hardware System Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Physical Design Senior Staff Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Manager, AMS Layout Applicants are expected to have a solid experience in handling AMS Layout related tasks
SerDes Validation Senior Staff Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal Applications Engineer Applicants are expected to have a solid experience in handling Job related tasks
Staff Analog Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Hardware Validation (Test Solutions) Engineer Applicants are expected to have a solid experience in handling Job related tasks
Firmware Intern Applicants are expected to have a solid experience in handling Job related tasks
Principal Applications Engineer Applicants are expected to have a solid experience in handling Job related tasks
Systems Application Engineer Applicants are expected to have a solid experience in handling Job related tasks