Senior Design Engineer – AI SoC Development job opportunity at Intel.



DatePosted 30+ Days Ago bot
Intel Senior Design Engineer – AI SoC Development
Experience: 10-years
Pattern: full-time
apply Apply Now
Salary:
Status:

Job

Copy Link Report
degreeOND
loacation US, California, Folsom, United States Of America
loacation US, California..........United States Of America

Job Details: Job Description:  Intel’s AI SoC organization develops cutting-edge products powering a wide range of AI applications—from edge devices to data center accelerators. If you are an engineer with strong technical and communication skills who thrives in a fast-paced environment with abundant learning opportunities, this is your chance to shape the future of AI hardware. Role Overview As a Senior SoC Design Engineer, you will be responsible for defining, implementing, and validating complex SoC IP blocks and subsystems, ensuring they meet stringent power, performance, and security requirements. You will collaborate across architecture, verification, and physical design teams to deliver high-quality silicon for next-generation AI solutions. Key Responsibilities Architectural Leadership: Evaluate trade-offs across features, performance targets, power constraints, and system limitations. Microarchitecture & RTL Development: Define and document microarchitecture for complex SoC IP blocks; implement RTL in Verilog/SystemVerilog, integrate at top level, and deliver synthesis- and timing-clean designs. Verification Collaboration: Partner with verification teams to ensure comprehensive coverage and robust validation of all design aspects. Timing & Physical Design Support: Develop and maintain timing constraints; guide physical design teams on synthesis, timing closure, and formal equivalence checks. Silicon Bring-Up: Drive post-silicon validation, debug, and performance analysis. Mentorship & Methodology: Mentor junior engineers and contribute to best practices for design methodology and quality. Additional Responsibilities Perform quality checks across RTL, timing, and power convergence. Apply secure development practices to address security threat models and objectives. Collaborate with IP providers for integration and validation at the SoC level. Drive compliance for smooth IP-to-SoC handoff. Additional Skills: Ability to lead projects, work cross-functionally, and deliver under tight schedules Strong communication skills and a collaborative mindset Qualifications: Minimum Qualifications • Bachelor's or master's degree in electrical engineering, Computer Engineering, or Computer Science or related field with 10+ years of experience. • 7+ years of experience in RTL design and implementation for ASIC/SoC development. Preferred Qualifications • Proven ability to solve complex design challenges such as clock domain crossings, power optimization, and timing closure. • Hands-on experience with SoC system integration and multicore CPU subsystem design. • Strong knowledge of standard bus protocols (AXI, AHB, etc.) and embedded processor architectures. • Expertise in high-speed and low-power design techniques. • Proficiency in scripting (Python, TCL, etc.) for automation and design flow optimization. • Familiarity with industry-standard EDA tools: HDL simulators (VCS, Questa, IES), lint tools (Spyglass), and FPGA prototyping tools (Xilinx Vivado, Altera Quartus II).            Job Type: Experienced Hire Shift: Shift 1 (United States of America) Primary Location:  US, California, Folsom Additional Locations: US, California, Santa Clara, US, Texas, Austin Business group: Intel makes possible the most amazing experiences of the future. You may know us for our processors. But we do so much more. Intel invents at the boundaries of technology to make amazing experiences possible for business and society, and for every person on Earth. Harnessing the capability of the cloud, the ubiquity of the Internet of Things, the latest advances in memory and programmable solutions, and the promise of always-on 5G connectivity, Intel is disrupting industries and solving global challenges. Leading on policy, diversity, inclusion, education and sustainability, we create value for our stockholders, customers, and society. Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. Position of Trust This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter. Benefits We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel .     Annual Salary Range for jobs which could be performed in the US: $220,920.00-311,890.00 USD     The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.     Work Model for this Role This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

Other Ai Matches

Staff Logic Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Graduate Talent (Physical Design) Applicants are expected to have a solid experience in handling Job related tasks
CPU RTL Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Module Equipment Technician (Kỹ Thuật Viên Bảo trì Sửa chữa) Applicants are expected to have a solid experience in handling Job related tasks
Module Development Defect Inspection Engineer Applicants are expected to have a solid experience in handling Job related tasks
Lead Design Verification Engineer Applicants are expected to have a solid experience in handling Job related tasks
Analog Circuit Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
APTD Manufacturing Engineer Applicants are expected to have a solid experience in handling Job related tasks
Tax Provision Manager Applicants are expected to have a solid experience in handling Job related tasks
Product Development Engineer Applicants are expected to have a solid experience in handling Job related tasks
NPI Integrator Applicants are expected to have a solid experience in handling Job related tasks
APTD: SWA Integration On Shift (IOS) TD Engineer - Shift 5 Applicants are expected to have a solid experience in handling Job related tasks
Defect Metrology Engineer Applicants are expected to have a solid experience in handling Job related tasks
Accounting Technical Specialist Applicants are expected to have a solid experience in handling Job related tasks
AI Software Research Intern Applicants are expected to have a solid experience in handling Job related tasks
Rebate Global Process Owner Analyst Applicants are expected to have a solid experience in handling Job related tasks
Senior Application Support Engineer – Memory and eFUSE Applicants are expected to have a solid experience in handling Job related tasks
AI Algorithm Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal Logic Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal Engineer - SOC Clocking Applicants are expected to have a solid experience in handling Job related tasks
Silicon Architect - ARM Compute Cluster and Interconnect Applicants are expected to have a solid experience in handling Job related tasks
Team Lenovo - Datacenter Sales Applications Engineer Applicants are expected to have a solid experience in handling Job related tasks
Graduate Talent (MPE) Applicants are expected to have a solid experience in handling Job related tasks